## Overview

The VSDBabySoC is a simple SoC (System-on-Chip) design incorporating a RISC-V processor (rvmyth), a PLL (Phase-Locked Loop) module (pll), and a DAC (Digital-to-Analog Converter) module (dac). This project demonstrates integration of these IP cores and aims to simulate and verify the design behavior using pre-synthesis and post-synthesis simulations.

### VSDBabySoC Modeling

Here we are going to model and simulate the VSDBabySoC using iverilog, then we will show the results using gtkwave tool. Some initial input signals will be fed into vsdbabysoc module that make the pll start generating the proper CLK for the circuit. The clock signal will make the rvmyth to execute instructions in its imem. As a result the register r17 will be filled with some values cycle by cycle. These values are used by dac core to provide the final output signal named OUT. So we have 3 main elements (IP cores) and a wrapper as an SoC and of-course there would be also a testbench module out there.

#### **Project Structure**

- src/include/ Contains header files (\*.vh) with necessary macros or parameter definitions.
- src/module/ Contains Verilog files for each module in the SoC design.
- output/ Directory where compiled outputs and simulation files will be generated.

### VSDBabySoC/

| ├— src/                                                     |
|-------------------------------------------------------------|
| ├— include/                                                 |
| │                                                           |
| other header files                                          |
| ├— module/                                                  |
| │                                                           |
| │                                                           |
| │                                                           |
| │                                                           |
|                                                             |
| Loutput/                                                    |
| compiled tlv/ # Holds compiled intermediate files if needed |

#### **RVMYTH** modeling

As we mentioned in <u>What is RVMYTH</u> section, RVMYTH is designed and created by the TL-Verilog language. So we need a way for compile and trasform it to the Verilog language and use the result in our SoC. Here the sandpiper-saas could help us do the job.

Here is the repo we used as a reference to model the RVMYTH

#### PLL and DAC modeling

It is not possible to sythesis an analog design with Verilog, yet. But there is a chance to simulate it using real datatype. We will use the following repositories to model the PLL and DAC cores:

- 1. Here is the repo we used as a reference to model the PLL
- 2. Here is the repo we used as a reference to model the DAC

**CAUTION:** In the beginning of the project, we get our verilog model of the PLL from <u>here</u>. However, by proceeding the project to the physical design flow we realize that this model needs a little changes to become sufficient for a real IP core. So we changed it a little and created a new model named AVSDPLL based on this IP

#### Step by step modeling walkthrough

In this section we will walk through the whole process of modeling the VSDBabySoC in details. We will increase/decrease the digital output value and feed it to the DAC model so we can watch the changes on the SoC output. Please, note that the following commands are tested on the Ubuntu Bionic (18.04.5) platform and no other OSes.

1. First we need to install some important packages:

\$ sudo apt install make python python3 python3-pip git iverilog gtkwave docker.io

\$ sudo chmod 666 /var/run/docker.sock

\$ cd ~

\$ pip3 install pyyaml click sandpiper-saas

2. Now we can clone this repository in an arbitrary directory (we'll choose home directory here):

\$ cd ~

\$ git clone https://github.com/manili/VSDBabySoC.git

3. It's time to make the pre\_synth\_sim.vcd:

\$ cd VSDBabySoC

# \$ make pre\_synth\_sim

The result of the simulation (i.e. pre\_synth\_sim.vcd) will be stored in the output/pre\_synth\_sim directory.

# VSDBabySoC.v

## cd VSDBabySoC

sandpiper-saas -i ./src/module/\*.tlv -o rvmyth.v --bestsv --noline -p verilog --outdir ./src/module/

```
vsdbabysoc.v
  Open
              Æ
                    /home/mjcet/VSDBabySoC/VSDBabySoC/src/module
 1 module vsdbabysoc (
      output wire OUT,
 3
      //
 4
      input wire reset,
 5
      //
 6
      input wire VCO_IN,
 7
     input wire ENb CP,
 8
      input wire ENb_VCO,
 9
      input wire REF,
10
      //
      // input wire VREFL,
11
12
      input wire VREFH
13);
14
15
     wire CLK;
16
     wire [9:0] RV_TO_DAC;
17
18
      rvmyth core (
19
         .OUT(RV_TO_DAC),
20
         .CLK(CLK),
21
         .reset(reset)
22
      );
23
24
      avsdpll pll (
25
         .CLK(CLK),
26
         .VCO_IN(VCO_IN),
27
         .ENb_CP(ENb_CP),
28
         .ENb VCO(ENb VCO).
                                   Verilog ▼ Tab Width: 8 ▼
```

```
root@vsd:/home/mjcet/VSDBabySoC/VSDBabySoC# ls
images LICENSE Makefile README.md src
root@vsd:/home/mjcet/VSDBabySoC/VSDBabySoC# make pre_synth_sim
sandpiper-saas -i src/module/rvmyth.tlv -o rvmyth.v
        --bestsv --noline -p verilog --outdir output/compiled tlv
You have agreed to our Terms of Service here: https://makerchip.com/terms.
INFORM(0) (PROD_INFO):
        SandPiper(TM) 1.14-2022/10/10-beta-Pro from Redwood EDA, LLC
        (DEV) Run as: "java -jar sandpiper.jar --bestsv --noline -p verilog --o
utdir=out --nopath -i ./rvmyth.m4out.tlv -o rvmyth.v
        For help, including product info, run with -h.
INFORM(0) (LICENSE):
        Licensed to "Redwood EDA, LLC" as: Full Edition.
INFORM(0) (FILES):
        Reading "./rvmyth.m4out.tlv"
        to produce:
                Translated HDL File: "out/rvmyth.v"
                Generated HDL File: "out/rvmyth gen.v"
if [ ! -f "output/pre_synth_sim/pre_synth_sim.vcd" ]; then \
        mkdir -p output/pre_synth_sim; \
        iverilog -o output/pre_synth_sim/pre_synth_sim.out -DPRE_SYNTH_SIM \
                src/module/testbench.v \
```

make pre\_synth\_sim

The result of the simulation (i.e. pre\_synth\_sim.vcd) will be stored in the output/pre\_synth\_sim directory.

```
cd output/pre_synth_sim; ./pre_synth_sim.out; \
VCD info: dumpfile pre_synth_sim.vcd opened for output.
root@vsd:/home/mjcet/VSDBabySoC/VSDBabySoC# mkdir -p output/pre_synth_sim
root@vsd:/home/mjcet/VSDBabySoC/VSDBabySoC# iverilog -o output/pre_synth_sim/pr
e_synth_sim.out -DPRE_SYNTH_SIM \
            images/
                                     README.md
                         Makefile
.git/
.gitiqnore LICENSE
                         output/
                                     src/
> src/module/testbench.v \
                         Makefile
            images/
                                     README.md
                         output/
.gitignore LICENSE
                                     src/
> -I src/include -I src/module -I output/compiled_tlv
root@vsd:/home/mjcet/VSDBabySoC/VSDBabySoC# ls
images LICENSE Makefile output README.md src
root@vsd:/home/mjcet/VSDBabySoC/VSDBabySoC# cd output/
root@vsd:/home/mjcet/VSDBabySoC/VSDBabySoC/output# s
s: command not found
root@vsd:/home/mjcet/VSDBabySoC/VSDBabySoC/output# ls
root@vsd:/home/mjcet/VSDBabySoC/VSDBabySoC/output# cd ...
root@vsd:/home/mjcet/VSDBabySoC/VSDBabySoC#
```

We can see the waveforms by following command:

\$ gtkwave output/pre\_synth\_sim/pre\_synth\_sim.vcd

Two most important signals are CLK and OUT. The CLK signal is provided by the PLL and the OUT is the output of the DAC model. Here is the final result of the modeling process:





In this picture we can see the following signals:

- **CLK:** This is the input CLK signal of the RVMYTH core. This signal comes from the PLL, originally.
- **reset:** This is the input reset signal of the RVMYTH core. This signal comes from an external source, originally.
- **OUT:** This is the output OUT signal of the VSDBabySoC module. This signal comes from the DAC (due to simulation restrictions it behaves like a digital signal which is incorrect), originally.
- **RV\_TO\_DAC[9:0]:** This is the 10-bit output [9:0] OUT port of the RVMYTH core. This port comes from the RVMYTH register #17, originally.
- **OUT:** This is a real datatype wire which can simulate analog values. It is the output wire real OUT signal of the DAC module. This signal comes from the DAC, originally.